色哟哟视频在线观看-色哟哟视频在线-色哟哟欧美15最新在线-色哟哟免费在线观看-国产l精品国产亚洲区在线观看-国产l精品国产亚洲区久久

0
  • 聊天消息
  • 系統(tǒng)消息
  • 評論與回復(fù)
登錄后你可以
  • 下載海量資料
  • 學(xué)習(xí)在線課程
  • 觀看技術(shù)視頻
  • 寫文章/發(fā)帖/加入社區(qū)
會員中心
創(chuàng)作中心

完善資料讓更多小伙伴認(rèn)識你,還能領(lǐng)取20積分哦,立即完善>

3天內(nèi)不再提示

基于AM335x系列微處理器的典例參考設(shè)計TIDEP-0087的主要特性解析

電子工程師 ? 作者:工程師陳翠 ? 2018-06-18 03:18 ? 次閱讀

TI公司的TIDEP-0087是采用AM335x系列微處理器的電動汽車( EV)充電基礎(chǔ)設(shè)施人機(jī)接口(HMI)參考設(shè)計,采用軟件加速圖像和Qt電阻觸摸屏,4.3吋LCD支持480x272分辨率,其它顯示器可升級2048x2048,主要用在電動汽車(EV)充電樁HMI模塊。本文介紹AM335x系列微處理器主要特性和功能框圖,參考設(shè)計TIDEP-0087主要特性和框圖,以及TMDSSK3358評估板電路圖和材料清單。

The AM335x microprocessors, based on the ARM Cortex-A8 processor, are enhanced with image,graphics processing, peripherals and industrial interface options such as EtherCAT and PROFIBUS. Thedevices support high-level operating systems (HLOS)。 Linux? and Android? are available free of chargefrom TI.

The AM335x microprocessor contain the subsystems shown in Figure 1 and a brief description of eachfollows:

The microprocessor unit (MPU) subsystem is based on the ARM Cortex-A8 processor and the PowerVRSGX? Graphics Accelerator subsystem provides 3D graphics acceleration to support display and gamingeffects.

The PRU-ICSS is separate from the ARM core, allowing independent operation and clocking for greaterefficiency and flexibility. The PRU-ICSS enables additional peripheral interfaces and real-time protocolssuch as EtherCAT, PROFINET, EtherNet/IP, PROFIBUS, Ethernet Powerlink, Sercos, and others.

Additionally, the programmable nature of the PRU-ICSS, along with its access to pins, events and allsystem-on-chip (SoC) resources, provides flexibility in implementing fast, real-time responses, specializeddata handling operations, custom peripheral interfaces, and in offloading tasks from the other processorcores of SoC.

AM335x系列主要特性:

? Up to 1-GHz Sitara? ARM? Cortex?-A8 32?BitRISC Processor

– NEON? SIMD Coprocessor

– 32KB of L1 Instruction and 32KB of Data CacheWith Single-Error Detection (Parity)

– 256KB of L2 Cache With Error Correcting Code(ECC)

– 176KB of On-Chip Boot ROM

– 64KB of Dedicated RAM

– Emulation and Debug - JTAG

– Interrupt Controller (up to 128 InterruptRequests)

? On-Chip Memory (Shared L3 RAM)

– 64KB of General-Purpose On-Chip MemoryController (OCMC) RAM

– Accessible to All Masters

– Supports Retention for Fast Wakeup

? External Memory Interfaces (EMIF)

– mDDR(LPDDR), DDR2, DDR3, DDR3LController:

? mDDR: 200-MHz Clock (400-MHz DataRate)

? DDR2: 266-MHz Clock (532-MHz Data Rate)

? DDR3: 400-MHz Clock (800-MHz Data Rate)

? DDR3L: 400-MHz Clock (800-MHz DataRate)

? 16-Bit Data Bus

? 1GB of Total Addressable Space

? Supports One x16 or Two x8 Memory DeviceConfigurations

– General-Purpose Memory Controller (GPMC)

? Flexible 8-Bit and 16-Bit AsynchronousMemory Interface With up to Seven ChipSelects (NAND, NOR, Muxed-NOR, SRAM)

? Uses BCH Code to Support 4-, 8-, or 16-BitECC

? Uses Hamming Code to Support 1-Bit ECC

– Error Locator Module (ELM)

? Used in Conjunction With the GPMC toLocate Addresses of Data Errors from

Syndrome Polynomials Generated Using aBCH Algorithm

? Supports 4-, 8-, and 16-Bit per 512-ByteBlock Error Location Based on BCH

Algorithms

? Programmable Real-Time Unit Subsystem andIndustrial Communication Subsystem (PRU-ICSS)

– Supports Protocols such as EtherCAT?,PROFIBUS, PROFINET, EtherNet/IP?, and

More

– Two Programmable Real-Time Units (PRUs)

? 32-Bit Load/Store RISC Processor Capableof Running at 200 MHz

? 8KB of Instruction RAM With Single-ErrorDetection (Parity)

? 8KB of Data RAM With Single-ErrorDetection (Parity)

? Single-Cycle 32-Bit Multiplier With 64-BitAccumulator

? Enhanced GPIO Module Provides Shift-In/Out Support and Parallel Latch on

External Signal

– 12KB of Shared RAM With Single-ErrorDetection (Parity)

– Three 120-Byte Register Banks Accessible byEach PRU

– Interrupt Controller (INTC) for Handling SystemInput Events

– Local Interconnect Bus for Connecting Internaland External Masters to the Resources Insidethe PRU-ICSS

– Peripherals Inside the PRU-ICSS:

? One UART Port With Flow Control Pins,Supports up to 12 Mbps

? One Enhanced Capture (eCAP) Module

? Two MII Ethernet Ports that SupportIndustrial Ethernet, such as EtherCAT

? One MDIO Port

? Power, Reset, and Clock Management (PRCM)Module

– Controls the Entry and Exit of Stand-By andDeep-Sleep Modes

– Responsible for Sleep Sequencing, PowerDomain Switch-Off Sequencing, Wake-Up

Sequencing, and Power Domain Switch-OnSequencing

– Clocks

? Integrated 15- to 35-MHz High-FrequencyOscillator Used to Generate a Reference

Clock for Various System and PeripheralClocks

? Supports Individual Clock Enable andDisable Control for Subsystems andPeripherals to Facilitate Reduced PowerConsumption

? Five ADPLLs to Generate System Clocks(MPU Subsystem, DDR Interface, USB and

Peripherals [MMC and SD, UART, SPI, I2C],L3, L4, Ethernet, GFX [SGX530], LCD Pixel

Clock)

– Power

? Two Nonswitchable Power Domains (Real-Time Clock [RTC], Wake-Up Logic

[WAKEUP])

? Three Switchable Power Domains (MPUSubsystem [MPU], SGX530 [GFX],

Peripherals and Infrastructure [PER])

? Implements SmartReflex? Class 2B forCore Voltage scaling Based On Die

Temperature, Process Variation, andPerformance (Adaptive Voltage Scaling

[AVS])

? Dynamic Voltage Frequency Scaling (DVFS)

? Real-Time Clock (RTC)

– Real-Time Date (Day-Month-Year-Day of Week)and Time (Hours-Minutes-Seconds) Information

– Internal 32.768-kHz Oscillator, RTC Logic and1.1-V Internal LDO

– Independent Power-on-Reset(RTC_PWRONRSTn) Input

– Dedicated Input Pin (EXT_WAKEUP) forExternal Wake Events

– Programmable Alarm Can be Used to GenerateInternal Interrupts to the PRCM (for Wakeup) orCortex-A8 (for Event Notification)

– Programmable Alarm Can be Used WithExternal Output (PMIC_POWER_EN) to Enablethe Power Management IC to Restore Non-RTCPower Domains

? Peripherals

– Up to Two USB 2.0 High-Speed OTG PortsWith Integrated PHY

– Up to Two Industrial Gigabit Ethernet MACs (10,100, 1000 Mbps)

? Integrated Switch

? Each MAC Supports MII, RMII, RGMII, andMDIO Interfaces

? Ethernet MACs and Switch Can OperateIndependent of Other Functions

? IEEE 1588v2 Precision Time Protocol (PTP)

– Up to Two Controller-Area Network (CAN) Ports

? Supports CAN Version 2 Parts A and B

– Up to Two Multichannel Audio Serial Ports(McASPs)

? Transmit and Receive Clocks up to 50 MHz

? Up to Four Serial Data Pins per McASP PortWith Independent TX and RX Clocks

? Supports Time Division Multiplexing (TDM),Inter-IC Sound (I2S), and Similar Formats

? Supports Digital Audio InterfaceTransmission (SPDIF, IEC60958-1, andAES-3 Formats)

? FIFO Buffers for Transmit and Receive (256Bytes)

– Up to Six UARTs

? All UARTs Support IrDA and CIR Modes

? All UARTs Support RTS and CTS FlowControl

? UART1 Supports Full Modem Control

– Up to Two Master and Slave McSPI SerialInterfaces

? Up to Two Chip Selects

? Up to 48 MHz

– Up to Three MMC, SD, SDIO Ports

? 1-, 4- and 8-Bit MMC, SD, SDIO Modes

? MMCSD0 has Dedicated Power Rail for

1.8?V or 3.3-V Operation

? Up to 48-MHz Data Transfer Rate

? Supports Card Detect and Write Protect

? Complies With MMC4.3, SD, SDIO 2.0Specifications

– Up to Three I2C Master and Slave Interfaces

? Standard Mode (up to 100 kHz)

? Fast Mode (up to 400 kHz)

– Up to Four Banks of General-Purpose I/O(GPIO) Pins

? 32 GPIO Pins per Bank (Multiplexed WithOther Functional Pins)

? GPIO Pins Can be Used as Interrupt Inputs(up to Two Interrupt Inputs per Bank)

– Up to Three External DMA Event Inputs that canAlso be Used as Interrupt Inputs

– Eight 32-Bit General-Purpose Timers

? DMTIMER1 is a 1-ms Timer Used forOperating System (OS) Ticks

? DMTIMER4–DMTIMER7 are Pinned Out

– One Watchdog Timer

– SGX530 3D Graphics Engine

? Tile-Based Architecture Delivering up to 20Million Polygons per Second

? Universal Scalable Shader Engine (USSE) isa Multithreaded Engine Incorporating Pixel

and Vertex Shader Functionality

? Advanced Shader Feature Set in Excess ofMicrosoft VS3.0, PS3.0, and OGL2.0

? Industry Standard API Support of Direct3DMobile, OGL-ES 1.1 and 2.0, OpenVG 1.0,

andOpenMax

? Fine-Grained Task Switching, LoadBalancing, and Power Management

? Advanced Geometry DMA-Driven Operationfor Minimum CPU Interaction

? Programmable High-Quality Image Anti-Aliasing

? Fully Virtualized Memory Addressing for OSOperation in a Unified Memory Architecture

– LCD Controller

? Up to 24-Bit Data Output; 8 Bits per Pixel(RGB)

? Resolution up to 2048 × 2048 (WithMaximum 126-MHz Pixel Clock)

? Integrated LCD Interface Display Driver(LIDD) Controller

? Integrated Raster Controller

? Integrated DMA Engine to Pull Data from theExternal Frame Buffer Without Burdening theProcessor via Interrupts or a Firmware Timer

? 512-Word Deep Internal FIFO

? Supported Display Types:

– Character Displays - Uses LIDDController to Program these Displays

– Passive Matrix LCD Displays - Uses LCDRaster Display Controller to ProvideTiming and Data for Constant GraphicsRefresh to a Passive Display

– Active Matrix LCD Displays – UsesExternal Frame Buffer Space and theInternal DMA Engine to Drive StreamingData to the Panel

– 12-Bit Successive Approximation Register(SAR) ADC

? 200K Samples per Second

? Input can be Selected from any of the EightAnalog Inputs Multiplexed Through an 8:1

Analog Switch

? Can be Configured to Operate as a 4-Wire,5-Wire, or 8-Wire Resistive Touch Screen

Controller (TSC) Interface

– Up to Three 32-Bit eCAP Modules

? Configurable as Three Capture Inputs orThree Auxiliary PWM Outputs

– Up to Three Enhanced High-Resolution PWMModules (eHRPWMs)

? Dedicated 16-Bit Time-Base Counter WithTime and Frequency Controls

? Configurable as Six Single-Ended, Six Dual-Edge Symmetric, or Three Dual-Edge

Asymmetric Outputs

– Up to Three 32-Bit Enhanced QuadratureEncoder Pulse (eQEP) Modules

? Device Identification

– Contains Electrical Fuse Farm (FuseFarm) ofWhich Some Bits are Factory Programmable

? Production ID

? Device Part Number (Unique JTAG ID)

? Device Revision (Readable by Host ARM)

? Debug Interface Support

– JTAG and cJTAG for ARM (Cortex-A8 andPRCM), PRU-ICSS Debug

– Supports Device Boundary Scan

– Supports IEEE 1500

? DMA

– On-Chip Enhanced DMA Controller (EDMA) hasThree Third-Party Transfer Controllers (TPTCs)and One Third-Party Channel Controller(TPCC), Which Supports up to 64

Programmable Logical Channels and EightQDMA Channels. EDMA is Used for:

? Transfers to and from On-Chip Memories

? Transfers to and from External Storage(EMIF, GPMC, Slave Peripherals)

? Inter-Processor Communication (IPC)

– Integrates Hardware-Based Mailbox for IPC andSpinlock for Process Synchronization BetweenCortex-A8, PRCM, and PRU-ICSS

? Mailbox Registers that Generate Interrupts

– Four Initiators (Cortex-A8, PRCM, PRU0,PRU1)

? Spinlock has 128 Software-Assigned LockRegisters

? Security

– Crypto Hardware Accelerators (AES, SHA,RNG)

– Secure Boot

? Boot Modes

– Boot Mode is Selected Through BootConfiguration Pins Latched on the Rising Edge

of the PWRONRSTn Reset Input Pin? Packages:

– 298-Pin S-PBGA-N298 Via Channel Package(ZCE Suffix), 0.65-mm Ball Pitch

– 324-Pin S-PBGA-N324 Package(ZCZ Suffix), 0.80-mm Ball Pitch

AM335x系列應(yīng)用:

? Gaming Peripherals

? Home and Industrial Automation

? Consumer Medical Appliances

? Printers

? Smart Toll Systems

? Connected Vending Machines

? Weighing Scales

? Educational Consoles

? Advanced Toys

基于AM335x系列微處理器的典例參考設(shè)計TIDEP-0087的主要特性解析

圖1.AM335x系列功能框圖

EV充電基礎(chǔ)設(shè)施人機(jī)接口(HMI)參考設(shè)計TIDEP-0087

This processor-based reference design facilitates a quicker time to market and helps customers design cost-effective, human machine interface (HMI) solutions for electric vehicle (EV) charging infrastructure or EV supply equipment (EVSE)。 This reference design showcases a two-dimensional (2-D) Qt graphical user interface (GUI), which is typical for EVSE HMI, along with TI processor capabilities for software-rendered graphics. The AM335x processors provide scalability with various processing speeds, compatible software to satisfy low-to high-end applications, and ample connectivity with the key peripherals required for EVSE HMI, such as universal asynchronous receiver/transmitter (UART) and CAN.

With increasing battery capacity and decreasing battery cost, electric vehicles are becoming moremainstream each day. The EVSE is an infrastructure element that supplies electric energy for therecharging of electric vehicles, such as plug-in electric vehicles, including electric cars, neighborhoodelectric vehicles, and plug-in hybrids.

The EVSE system consists of a power stage, some sort of central processing unit (CPU) such as amicrocontroller (MCU) or microprocessor (MPU), communication subsystems for both internal dataexchange and external communications, and an HMI.

The Sitara? AM335x processor, which is one of the most popular processors for industrial HMIapplications, not only has the resources targeted for processing the user interface of a charging station,but the AM335x processor’s easy-to-use programming tools and portfolio of on-chip capabilities givedesigners a head start on EVSE development projects.

Based on the AM335x Starter Kit Evaluation Module (EVM), the TIDEP-0087 reference design is a quickstarting point for customers who want to design an EVSE HMI module or system for an EV charginginfrastructure.

The TI AM335x high-performance processors are based on the ARM? Cortex?-A8 core.These enhanced processors have rich peripherals and an advanced display capability, including 2-D and3-D acceleration to help customers design cost-effective EVSE HMIs. The devices support high-leveloperating systems (HLOS) such as Linux, which is available free of charge from TI. The devices offer anupgrade to systems based on lower-performance ARM cores, provide updated peripherals, and supportthe typical interfaces to connect to EV charging power stages, such as UART and CAN.

聲明:本文內(nèi)容及配圖由入駐作者撰寫或者入駐合作網(wǎng)站授權(quán)轉(zhuǎn)載。文章觀點(diǎn)僅代表作者本人,不代表電子發(fā)燒友網(wǎng)立場。文章及其配圖僅供工程師學(xué)習(xí)之用,如有內(nèi)容侵權(quán)或者其他違規(guī)問題,請聯(lián)系本站處理。 舉報投訴
  • 微處理器
    +關(guān)注

    關(guān)注

    11

    文章

    2258

    瀏覽量

    82403
  • AM335x
    +關(guān)注

    關(guān)注

    1

    文章

    95

    瀏覽量

    24991
收藏 人收藏

    評論

    相關(guān)推薦

    TI推出最新Sitara AM335x ARM Cortex-A8微處理器

    德州儀器 (TI) 宣布推出最新 Sitara? AM335x ARM? Cortex?-A8 微處理器,使以前只能想象的設(shè)計愿景變成現(xiàn)實(shí)
    發(fā)表于 11-03 09:24 ?3483次閱讀

    AM335x ARM? Cortex?-A8 微處理器(MPU)

    AM335x ARM? Cortex?-A8 微處理器(MPU)
    發(fā)表于 07-06 15:27

    AM335x 開發(fā)板資料打包

    AM335xAM335X是TI(德州儀器)基于 ARM Cortex-A8內(nèi)核的AM335X微處理器在圖像、圖形處理、外設(shè)和諸如 Ethe
    發(fā)表于 03-14 11:56

    TI AM335X處理器的優(yōu)點(diǎn)

    AM335X是美國TI(德州儀器)公司基于 ARM Cortex-A8內(nèi)核的AM335X微處理器,在圖像、圖形處理、外設(shè)方面進(jìn)行了增強(qiáng),并全面支持諸如 EtherCAT 和 PROFI
    發(fā)表于 08-07 07:56

    AM335x_I_datasheet

    AM335X是TI(德州儀器)基于 ARM Cortex-A8內(nèi)核的AM335X微處理器在圖像、圖形處理、外設(shè)和諸如 EtherCAT 和 PROFIBUS 的工業(yè)接口選項方面進(jìn)行了增
    發(fā)表于 12-29 10:51 ?21次下載

    am335x的芯片資料(中文手冊免費(fèi)下載)

    AM335X是TI(德州儀器)基于 ARM Cortex-A8內(nèi)核的AM335X微處理器在圖像、圖形處理、外設(shè)和諸如 EtherCAT 和 PROFIBUS 的工業(yè)接口選項方面進(jìn)行了增
    發(fā)表于 12-29 10:51 ?456次下載

    AM335x Sitara? Processors Technical Reference Manual

    AM335x Sitara? Processors Technical Reference Manual AM335x系列處理器的技術(shù)參考手冊
    發(fā)表于 12-29 11:11 ?87次下載

    用于工業(yè)自動化的ARM微處理器AM335x的詳細(xì)資料概述

    本文檔介紹的主要內(nèi)容是TI用于工業(yè)自動化的ARM微處理器AM335x系列產(chǎn)品的詳細(xì)資料概述
    發(fā)表于 05-10 08:42 ?10次下載
    用于工業(yè)自動化的ARM<b class='flag-5'>微處理器</b><b class='flag-5'>AM335x</b>的詳細(xì)資料概述

    AM335X功耗總結(jié)

    本文討論了用于AM335X ARM?皮質(zhì)-A8微處理器(MPU)的公共系統(tǒng)應(yīng)用使用場景的功耗。
    發(fā)表于 05-17 16:06 ?27次下載

    TPS65910AX和AM335X處理器版本C用戶指南

    該用戶指南可以用作TPS65910AX電源管理集成電路(PMIC)和AM335X處理器之間的連接的參考。
    發(fā)表于 05-22 15:37 ?0次下載
    TPS65910AX和<b class='flag-5'>AM335X</b><b class='flag-5'>處理器</b>版本C用戶指南

    AM335x器件概述 AM335x處理器六大優(yōu)點(diǎn)

    am335x處理器,最高運(yùn)行1GHz,郵票孔設(shè)計,超小體積,EtherCat.PROFINET工業(yè)總線,支持Linux3.14/Wince7.0系統(tǒng)。
    的頭像 發(fā)表于 10-21 09:57 ?1.6w次閱讀
    <b class='flag-5'>AM335x</b>器件概述 <b class='flag-5'>AM335x</b><b class='flag-5'>處理器</b>六大優(yōu)點(diǎn)

    AM335X處理器的PCB設(shè)計

    AM335X處理器的PCB設(shè)計
    發(fā)表于 09-30 17:35 ?0次下載

    AM335x Sitara?處理器數(shù)據(jù)表

    電子發(fā)燒友網(wǎng)站提供《AM335x Sitara?處理器數(shù)據(jù)表.pdf》資料免費(fèi)下載
    發(fā)表于 08-08 13:07 ?0次下載
    <b class='flag-5'>AM335x</b> Sitara?<b class='flag-5'>處理器</b>數(shù)據(jù)表

    AM335xAM43xx Sitara處理器USB布局指南

    電子發(fā)燒友網(wǎng)站提供《AM335xAM43xx Sitara處理器USB布局指南.pdf》資料免費(fèi)下載
    發(fā)表于 09-19 11:05 ?0次下載
    <b class='flag-5'>AM335x</b>和<b class='flag-5'>AM</b>43xx Sitara<b class='flag-5'>處理器</b>USB布局指南

    AM335x和AMIC110 Sitara?處理器技術(shù)參考手冊

    電子發(fā)燒友網(wǎng)站提供《AM335x和AMIC110 Sitara?處理器技術(shù)參考手冊.pdf》資料免費(fèi)下載
    發(fā)表于 11-14 15:07 ?0次下載
    <b class='flag-5'>AM335x</b>和AMIC110 Sitara?<b class='flag-5'>處理器</b>技術(shù)參考手冊
    主站蜘蛛池模板: 无码中文字幕热热久久| 人妻熟女斩五十路0930| 恋夜影院支持安卓视频美女| 久久永久影院免费| 免费韩国伦理2017最新| 欧美日韩精品| 日久精品不卡一区二区| 乌克兰肛交影视| 一级做a爰片久久毛片免费| 最近中文字幕完整版高清| www.亚洲天堂| 国产乱妇乱子在线播视频播放网站| 国产毛片A级久久久不卡精品| 久99re视频9在线观看| 免费精品在线视频| 少妇高潮惨叫久久久久久电影| 亚洲国产夜色在线观看| 艳照门在线观看| FREE17一18外女破| 国产精品青青青高清在线密亚| 久久电影精品| 全是肉的高h短篇列车| 亚洲 欧美 国产在线视频| 永久免费看A片无码网站四虎| videos gratis欧美另类| 国产欧美一区二区精品性色tv| 久久国产视频网| 人人爽久久久噜噜噜丁香AV| 亚洲haose在线观看| 97豆奶视频国产| 国产精品久久久久久久A片冻果 | 久久精品国产亚洲AV未满十八| 免费撕开胸罩吮胸视频| 色欲人妻无码AV专区| 伊人亚洲AV久久无码精品| 成人性生交大片免费看中文| 精品无码三级在线观看视频| 日本久久久WWW成人免费毛片丨| 亚洲人日本人jlzzy| 超碰免费视频公开97| 久久精品国产久精国产果冻传媒|