色哟哟视频在线观看-色哟哟视频在线-色哟哟欧美15最新在线-色哟哟免费在线观看-国产l精品国产亚洲区在线观看-国产l精品国产亚洲区久久

0
  • 聊天消息
  • 系統(tǒng)消息
  • 評論與回復
登錄后你可以
  • 下載海量資料
  • 學習在線課程
  • 觀看技術(shù)視頻
  • 寫文章/發(fā)帖/加入社區(qū)
會員中心
創(chuàng)作中心

完善資料讓更多小伙伴認識你,還能領(lǐng)取20積分哦,立即完善>

3天內(nèi)不再提示

LMK04808 具有雙環(huán) PLL 的 LMK04800 系列低噪聲時鐘抖動消除器

數(shù)據(jù):

產(chǎn)品信息

描述 The LMK0480x family is the industrys highest performance clock conditioner with superior clock jitter cleaning, generation, and distribution with advanced features to meet next generation system requirements. The dual loop PLLatinum architecture is capable of 111 fs rms jitter (12 kHz to 20 MHz) using a low noise VCXO module or sub-200 fs rms jitter (12 kHz to 20 MHz) using a low cost external crystal and varactor diode.The dual loop architecture consists of two high-performance phase-locked loops (PLL), a low-noise crystal oscillator circuit, and a high-performance voltage controlled oscillator (VCO). The first PLL (PLL1) provides low-noise jitter cleaner functionality while the second PLL (PLL2) performs the clock generation. PLL1 can be configured to either work with an external VCXO module or the integrated crystal oscillator with an external tunable crystal and varactor diode. When paired with a very narrow loop bandwidth, PLL1 uses the superior close-in phase noise (offsets below 50 kHz) of the VCXO module or the tunable crystal to clean the input clock. The output of PLL1 is used as the clean input reference to PLL2 where it locks the integrated VCO. The loop bandwidth of PLL2 can be optimized to clean the far-out phase noise (offsets above 50 kHz) where the integrated VCO outperforms the VCXO module or tunable crystal used in PLL1.特性Ultra-Low RMS Jitter Performance 111 fs RMS Jitter (12 kHz to 20 MHz) 123 fs RMS Jitter (100 Hz to 20 MHz) Dual Loop PLLatinum? PLL Architecture PLL1 Integrated Low-Noise Crystal Oscillator Circuit Holdover Mode when Input Clocks are Lost Automatic or Manual Triggering/Recovery PLL2 Normalized PLL Noise Floor of –227 dBc/Hz Phase Detector Rate up to 155 MHz OSCin Frequency-Doubler Integrated Low-Noise VCO 2 Redundant Input Clocks with LOS Automatic and Manual Switch-Over Modes 50 % Duty Cycle Output Divides, 1 to 1045 (Even and Odd) 12 LVPECL, LVDS, or LVCMOS Programmable Outputs Digital Delay: Fixed or Dynamically Adjustable 25 ps Step Analog Delay Control. 14 Differential Outputs. Up to 26 Single Ended. Up to 6 VCXO/Crystal Buffered Outputs Clock Rates of up to 1536 MHz 0-Delay Mode Three Default Clock Outputs at Power Up Multi-Mode: Dual PLL, Single PLL, and Clock Distribution Industrial Temperature Range: –40 to 85°C 3.15-V to 3.45-V Operation 2 Dedicated Buffered/Divided OSCin Clocks Package: 64-Pin WQFN (9.0 × 9.0 × 0.8 mm)

電路圖、引腳圖和封裝圖

o4YBAFnLekuAKfuCAAAyDYdlZ0c842.jpg

技術(shù)文檔

數(shù)據(jù)手冊(1) 相關(guān)資料(6)
元器件購買 LMK04808 相關(guān)庫存

相關(guān)閱讀

主站蜘蛛池模板: a三级黄色片| www.青青草.com| 99在线视频免费观看视频| 好爽好深太大了再快一点| 日本特交大片免费观看| 9277在线观看资源| 久久亚洲精品成人| 夜色福利院在线看| 国产原创中文视频| 午夜神器18以下不能进免费| 灌满内射HP1V1| 日韩精品一区VR观看| 俄罗斯aaaaa一级毛片| 人人做人人干| 成人毛片100部免费看| 琪琪色原网站ying| 成人免费公开视频| 三叶草成人| 国产AV亚洲国产AV麻豆| 十分钟免费观看高清视频大全| 成熟YIN荡美妞A片视频麻豆| 日本69xxxxx| 国产成人cao在线| 我半夜摸妺妺的奶C了她| 国产精品欧美久久久久天天影视| 我强进了老师身体在线观看| 国产午夜三级一区二区三| 亚洲片在线观看| 老师给美女同学开嫩苞| BL全肉多攻NP高H| 色WWW永久免费视频首页| 国产日韩久久久精品影院首页 | 御姐被吸奶| 米奇影视999| www免费看.男人的天堂| 丝袜美女被啪啪不带套漫画| 国产精品一区第二页| 亚洲人日本人jlzzy| 木凡的天空在线收听| 国产99久久亚洲综合精品西瓜tv| 亚洲精品国产精品精|