色哟哟视频在线观看-色哟哟视频在线-色哟哟欧美15最新在线-色哟哟免费在线观看-国产l精品国产亚洲区在线观看-国产l精品国产亚洲区久久

0
  • 聊天消息
  • 系統消息
  • 評論與回復
登錄后你可以
  • 下載海量資料
  • 學習在線課程
  • 觀看技術視頻
  • 寫文章/發帖/加入社區
會員中心
創作中心

完善資料讓更多小伙伴認識你,還能領取20積分哦,立即完善>

3天內不再提示

LMK04805 具有雙級聯 PLL 和集成 2.2 GHz VCO 的低噪聲時鐘抖動消除器

數據:

產品信息

描述 The LMK0480x family is the industry?s highest performance clock conditioner with superior clock jitter cleaning, generation, and distribution with advanced features to meet next generation system requirements. The dual loop PLLatinum architecture is capable of 111 fs rms jitter (12 kHz to 20 MHz) using a low noise VCXO module or sub-200 fs rms jitter (12 kHz to 20 MHz) using a low cost external crystal and varactor diode.The dual loop architecture consists of two high-performance phase-locked loops (PLL), a low-noise crystal oscillator circuit, and a high-performance voltage controlled oscillator (VCO). The first PLL (PLL1) provides low-noise jitter cleaner functionality while the second PLL (PLL2) performs the clock generation. PLL1 can be configured to either work with an external VCXO module or the integrated crystal oscillator with an external tunable crystal and varactor diode. When paired with a very narrow loop bandwidth, PLL1 uses the superior close-in phase noise (offsets below 50 kHz) of the VCXO module or the tunable crystal to clean the input clock. The output of PLL1 is used as the clean input reference to PLL2 where it locks the integrated VCO. The loop bandwidth of PLL2 can be optimized to clean the far-out phase noise (offsets above 50 kHz) where the integrated VCO outperforms the VCXO module or tunable crystal used in PLL1.特性Ultra-Low RMS Jitter Performance 111 fs RMS Jitter (12 kHz to 20 MHz) 123 fs RMS Jitter (100 Hz to 20 MHz) Dual Loop PLLatinum? PLL Architecture PLL1 Integrated Low-Noise Crystal Oscillator Circuit Holdover Mode when Input Clocks are Lost Automatic or Manual Triggering/Recovery PLL2 Normalized PLL Noise Floor of –227 dBc/Hz Phase Detector Rate up to 155 MHz OSCin Frequency-Doubler Integrated Low-Noise VCO 2 Redundant Input Clocks with LOS Automatic and Manual Switch-Over Modes 50 % Duty Cycle Output Divides, 1 to 1045 (Even and Odd) 12 LVPECL, LVDS, or LVCMOS Programmable Outputs Digital Delay: Fixed or Dynamically Adjustable 25 ps Step Analog Delay Control. 14 Differential Outputs. Up to 26 Single Ended. Up to 6 VCXO/Crystal Buffered Outputs Clock Rates of up to 1536 MHz 0-Delay Mode Three Default Clock Outputs at Power Up Multi-Mode: Dual PLL, Single PLL, and Clock Distribution Industrial Temperature Range: –40 to 85°C 3.15-V to 3.45-V Operation 2 Dedicated Buffered/Divided OSCin Clocks Package: 64-Pin WQFN (9.0 × 9.0 × 0.8 mm)

電路圖、引腳圖和封裝圖

技術文檔

數據手冊(1) 相關資料(3)
元器件購買 LMK04805 相關庫存

相關閱讀

主站蜘蛛池模板: 国产精品视频免费观看| 白丝女仆被啪到深夜漫画| 蜜芽tv在线www| 国产99久久九九精品无码不卡| 一道本无吗d d在线播放| 好姑娘BD高清在线观看免费| 51精品国产AV无码久久久密桃| 無码一区中文字幕少妇熟女H | 果冻传媒在线观看高清完整免费 | 高h原耽肉汁动漫视频| 在线视频 国产 日韩 欧美| 久久综合电影| 99福利在线| 伸进同桌奶罩里摸她胸作文| 国产精品国产三级国AV在线观看| 69久久国产露脸精品国产| 亚洲色大成网站WWW永久麻豆| 日韩AV成人无码久久精品老人| 国产精品久久人妻无码网站一区无 | 免费在线视频a| 久久re热线视频国产| 97在线观看免费视频| 亚洲三级在线视频| 午夜视频在线网站| 色噜噜狠狠色综合中文字幕| 美女被爆羞羞天美传媒| 久久精品视频在线看99| 好看的电影网站亚洲一区| 国产精品美女久久久久浪潮AV | 久草国产在线播放| 91交换论坛| 无码免费视频AAAAAA片草莓| 久久www免费人成高清| 国产免费久久精品国产传媒| 最近2019中文字幕MV免费看| 亚洲午夜精品A片久久软件 | 大岛优香久久中文字幕| 亚洲AV成人无码网天堂| 手机在线亚洲日韩国产| 日韩欧美一区二区三区免费看| 琪琪午夜福利免费院|