--- 產品詳情 ---
Configuration | Serial-in, Parallel-out |
Bits (#) | 8 |
Technology Family | CD4000 |
Supply voltage (Min) (V) | 3 |
Supply voltage (Max) (V) | 18 |
Input type | Standard CMOS |
Output type | Push-Pull |
Clock Frequency (MHz) | 8.5 |
IOL (Max) (mA) | 4.2 |
IOH (Max) (mA) | -4.2 |
ICC (Max) (uA) | 3000 |
Features | Balanced outputs, Standard speed (tpd > 50ns), Positive input clamp diode |
- Qualified for Automotive Applications
- Medium-Speed Operation: 12-MHz (Typ) Clock Rate at VDD – VSS = 10 V
- Fully Static Operation
- Eight Master-Slave Flip-Flops Plus Output Buffering and Control Gating
- 100% Tested for Quiescent Current at 20 V
- Maximum Input Current of 1 μA at 18 V Over Full Package-Temperature Range:
100 nA at 18 V and 25°C - Noise Margin (Full Package-Temperature Range):
- 1 V at VDD = 5 V
- 2 V at VDD = 10 V
- 2.5 V at VDD = 15 V
- Standardized Symmetrical Output Characteristics
- 5-V, 10-V, and 15-V Parametric Ratings
- Meets All Requirements of JEDEC Tentative Standard No. 13B,
"Standard Specifications for Description of ’B’ Series CMOS Devices" - Latch-Up Performance Meets 50 mA per JESD 78, Class I
- APPLICATIONS
- Parallel Input/Serial Output Data Queuing
- Parallel-to-Serial Data Conversion
- General-Purpose Register
CD4021B series types are 8-stage parallel- or serial-input/serial output registers having common CLOCK and PARALLEL/SERIAL CONTROL inputs, a single SERIAL data input, and individual parallel "JAM" inputs to each register stage. Each register stage is a D-type, master-slave flip-flop. In addition to an output from stage 8, "Q" outputs are also available from stages 6 and 7. Parallel as well as serial entry is made into the register synchronously with the positive clock line transition in the CD4014B. In the CD4021B serial entry is synchronous with the clock but parallel entry is asynchronous. In both types, entry is controlled by the PARALLEL/SERIAL CONTROL input. When the PARALLEL/SERIAL CONTROL input is low, data is serially shifted into the 8-stage register synchronously with the positive transition of the clock line. When the PARALLEL/SERIAL CONTROL input is high, data is jammed into the 8-stage register via the parallel input lines and synchronous with the positive transition of the clock line. In the CD4021B, the CLOCK input of the internal stage is "forced" when asynchronous parallel entry is made. Register expansion using multiple packages is permitted.
The CD4021B series types are supplied in 16-lead hermetic dual-in-line ceramic packages (D and F suffixes), 16-lead dual-in-line plastic packages (E suffix), and in chip form (H suffix).
為你推薦
-
TI數字多路復用器和編碼器SN54HC1512022-12-23 15:12
-
TI數字多路復用器和編碼器SN54LS1532022-12-23 15:12
-
TI數字多路復用器和編碼器CD54HC1472022-12-23 15:12
-
TI數字多路復用器和編碼器CY74FCT2257T2022-12-23 15:12
-
TI數字多路復用器和編碼器SN74LVC257A2022-12-23 15:12
-
TI數字多路復用器和編碼器SN74LVC157A2022-12-23 15:12
-
TI數字多路復用器和編碼器SN74ALS258A2022-12-23 15:12
-
TI數字多路復用器和編碼器SN74ALS257A2022-12-23 15:12
-
TI數字多路復用器和編碼器SN74ALS157A2022-12-23 15:12
-
TI數字多路復用器和編碼器SN74AHCT1582022-12-23 15:12
-
電動汽車直流快充方案設計【含參考設計】2023-08-03 08:08
-
Buck電路的原理及器件選型指南2023-07-31 22:28
-
100W USB PD 3.0電源2023-07-31 22:27
-
基于STM32的300W無刷直流電機驅動方案2023-07-06 10:02
-
上新啦!開發板僅需9.9元!2023-06-21 17:43
-
參考設計 | 2KW AC/DC數字電源方案2023-06-21 17:43
-
千萬不能小瞧的PCB半孔板2023-06-21 17:34