--- 產品詳情 ---
軍用級 C40 浮點 DSP
DSP | 1 C4x |
DSP MHz (Max) | 40, 50, 60 |
CPU | 32-bit |
Rating | Military |
Operating temperature range (C) | -55 to 100, -55 to 125 |
- SMJ: QML Processing to MIL-PRF-38535
- SM: Standard Processing
- TMP: Commercial Level Processing TAB
- Operating Temperature Ranges:
- Military (M) -55°C to 125°C
- Special (S) -55°C to 100°C
- Commercial (C) -25°C to 85°C
- Commercial (L) 0°C to 70°C
- Highest Performance Floating-Point Digital Signal Processor (DSP)
- C40-60:
- C40-50:
- C40-40:
- 33-ns Instruction Cycle Time:
- 60 MFLOPS, 30 MIPS, 330 MOPS, 384 MBps
- 40-ns Instruction Cycle Time:
- 50 MFLOPS, 25 MIPS, 275 MOPS, 320 MBps
- 50-ns Instruction Cycle Time:
- 40 MFLOPS, 20 MIPS, 220 MOPS, 256 MBps
- Six Communications Ports
- 6-Channel Direct Memory Access (DMA) Coprocessor
- Single-Cycle Conversion to and From IEEE-745 Floating-Point Format
- Single Cycle 1/x, 1/x
- Source-Code Compatible With SMJ320C30
- Validated Ada Compiler
- Single-Cycle 40-Bit Floating-Point, 32-Bit Integer Multipliers
- 12 40-Bit Registers, 8 Auxiliary Registers, 14 Control Registers, and 2 Timers
- IEEE Standard 1149.1 Test-Access Port (JTAG)
- Two Identical External Data and Address Buses Supporting Shared Memory Systems and High Data-Rate, Single-Cycle Transfers:
- High Port-Data Rate of 100 MBytes/s (Each Bus)
- 16G-Byte Continuous Program/Data/Peripheral Address Space
- Memory-Access Request for Fast, Intelligent Bus Arbitration
- Separate Address-, Data-, and Control-Enable Pins
- Four Sets of Memory-Control Signals Support Different Speed Memories in Hardware
- Packaging:
- 325-Pin Ceramic Grid Array (GF Suffix)
- 352-Lead Ceramic Quad Flatpack (HFH Suffix)
- 324-Pad JEDEC-Standard TAB Frame
- Fabricated Using Enhanced Performance Implanted CMOS (EPIC?) Technology by Texas Instruments (TI?)
- Separate Internal Program, Data, and DMA Coprocessor Buses for Support of Massive Concurrent Input/Output (I/O) of Program and Data Throughput, Maximizing Sustained Central Processing Unit (CPU) Performance
- On-Chip Program Cache and Dual-Access/Single-Cycle RAM for Increased Memory-Access Performance
- 512-Byte Instruction Cache
- 8K Bytes of Single-Cycle Dual-Access Program or Data RAM
- ROM-Based Bootloader Supports Program Bootup Using 8-, 16-, or 32-Bit Memories Over Any One of the Communications Ports
IEEE Standard 1149.1- 1990, IEEE Standard Test-Access Port and Boundary-Scan Architecture.
EPIC and TI are trademarks of Texas Instruments Incorporated.
The C40 digital signal processors (DSPs) are 32-bit, floating-point processors manufactured in 0.72-um, double-level metal CMOS technology. The 320C40 is a part of the fourth-generation DSPs from Texas Instruments and is designed primarily for parallel processing.
For additional information when designing for cold temperature operation, please see Texas Instruments application report 320C3x, 320C4x and 320MCM42x Power-up Sensitivity at Cold Temperature, literature number SGUA001.
為你推薦
-
TI數字多路復用器和編碼器SN54HC1512022-12-23 15:12
-
TI數字多路復用器和編碼器SN54LS1532022-12-23 15:12
-
TI數字多路復用器和編碼器CD54HC1472022-12-23 15:12
-
TI數字多路復用器和編碼器CY74FCT2257T2022-12-23 15:12
-
TI數字多路復用器和編碼器SN74LVC257A2022-12-23 15:12
-
TI數字多路復用器和編碼器SN74LVC157A2022-12-23 15:12
-
TI數字多路復用器和編碼器SN74ALS258A2022-12-23 15:12
-
TI數字多路復用器和編碼器SN74ALS257A2022-12-23 15:12
-
TI數字多路復用器和編碼器SN74ALS157A2022-12-23 15:12
-
TI數字多路復用器和編碼器SN74AHCT1582022-12-23 15:12
-
電動汽車直流快充方案設計【含參考設計】2023-08-03 08:08
-
Buck電路的原理及器件選型指南2023-07-31 22:28
-
100W USB PD 3.0電源2023-07-31 22:27
-
基于STM32的300W無刷直流電機驅動方案2023-07-06 10:02
-
上新啦!開發板僅需9.9元!2023-06-21 17:43
-
參考設計 | 2KW AC/DC數字電源方案2023-06-21 17:43
-
千萬不能小瞧的PCB半孔板2023-06-21 17:34