資料介紹
Low-Density Parity-Check (LDPC) code achieves informa-tion rates close to the Shannon limit by using the iterative decoding algorithm called message-passing algorithm. Some work has been done on designing LDPC decoder in Refs.[2]-[6]. LDPC decoders are composed of a check functional unit (CFU) and a bit functional unit (BFU), where the CFU performs row operations and the BFU performs column opera-
tions. The message-passing algorithm exchanges the messages between the check and bit nodes iteratively.
The requirements to improve the decoding throughput and bit error performance of the LDPC decoder are as follows:(1) The single iterative decoding delay should be reduced by performing the row and column operations in parallel.(2) The number of iterations until the decoding convergence is reached should be reduced by improving the message-passing efficiency. The requirements (1) and (2) depend on the design point of view, (3) the message-passing schedule should not partition the memory into a large number of memory banks messagesince presence of a large number of memory banks makes layouts of VLSI circuit difficult [7].
tions. The message-passing algorithm exchanges the messages between the check and bit nodes iteratively.
The requirements to improve the decoding throughput and bit error performance of the LDPC decoder are as follows:(1) The single iterative decoding delay should be reduced by performing the row and column operations in parallel.(2) The number of iterations until the decoding convergence is reached should be reduced by improving the message-passing efficiency. The requirements (1) and (2) depend on the design point of view, (3) the message-passing schedule should not partition the memory into a large number of memory banks messagesince presence of a large number of memory banks makes layouts of VLSI circuit difficult [7].
下載該資料的人也在下載
下載該資料的人還在閱讀
更多 >
- 089-國外技術干貨:facebook_architecture
- LSI LogicDomino[X]TM架構詳解 23次下載
- A New FPGA/DSP-Based Parallel
- A DSP Architecture for High-Sp
- Herarchical watermarking fo pr
- Which ADC Architecture Is Righ
- ARM Architecture Reference Manual
- 最新LDPC譯碼器結構論文合集 0次下載
- Algorithms and Parallel VLSI A 0次下載
- ISA System Architecture 0次下載
- USB System Architecture (USB 2
- ByteBlasterMV Parallel Port Do
- LSI53C1020 pdf datasheet
- PCI ExpressTM Architecture
- ARM Architecture Reference Man
- 如何使用MATLAB和MATLAB Parallel Server擴展整車仿真呢? 1037次閱讀
- 電子電氣架構正向開發流程介紹 1835次閱讀
- STM32中這些常見又實用的英文縮寫和詞匯 4651次閱讀
- 基于DTV/STB的數字電視前端解調器LSI系列 2255次閱讀
- 寬禁帶器件和仿真環境介紹 1457次閱讀
- 在貼片加工廠中有哪些安全防護需要了解 1306次閱讀
- 復合放大器實現高精度的高輸出驅動能力 獲得最佳的性能 1600次閱讀
- RK3188嵌入式芯片參數介紹 5901次閱讀
- 用降壓型穩壓器或線性穩壓器電源時值來會為負載供電 984次閱讀
- 鋰電池并聯充電時保護板均衡原理 3w次閱讀
- 更小更智能的電機控制器推進HEV/EV市場 1105次閱讀
- STM8L101+si4463低功耗喚醒設置 4898次閱讀
- 淺談Spartan6的5種配置模式 5060次閱讀
- 針對手機的Milbeaut圖像信號處理LSI芯片 4085次閱讀
- LSI DSP的多種型號介紹 1591次閱讀
下載排行
本周
- 1電子電路原理第七版PDF電子教材免費下載
- 0.00 MB | 1490次下載 | 免費
- 2單片機典型實例介紹
- 18.19 MB | 92次下載 | 1 積分
- 3S7-200PLC編程實例詳細資料
- 1.17 MB | 27次下載 | 1 積分
- 4筆記本電腦主板的元件識別和講解說明
- 4.28 MB | 18次下載 | 4 積分
- 5開關電源原理及各功能電路詳解
- 0.38 MB | 10次下載 | 免費
- 6基于AT89C2051/4051單片機編程器的實驗
- 0.11 MB | 4次下載 | 免費
- 7藍牙設備在嵌入式領域的廣泛應用
- 0.63 MB | 3次下載 | 免費
- 89天練會電子電路識圖
- 5.91 MB | 3次下載 | 免費
本月
- 1OrCAD10.5下載OrCAD10.5中文版軟件
- 0.00 MB | 234313次下載 | 免費
- 2PADS 9.0 2009最新版 -下載
- 0.00 MB | 66304次下載 | 免費
- 3protel99下載protel99軟件下載(中文版)
- 0.00 MB | 51209次下載 | 免費
- 4LabView 8.0 專業版下載 (3CD完整版)
- 0.00 MB | 51043次下載 | 免費
- 5555集成電路應用800例(新編版)
- 0.00 MB | 33562次下載 | 免費
- 6接口電路圖大全
- 未知 | 30320次下載 | 免費
- 7Multisim 10下載Multisim 10 中文版
- 0.00 MB | 28588次下載 | 免費
- 8開關電源設計實例指南
- 未知 | 21539次下載 | 免費
總榜
- 1matlab軟件下載入口
- 未知 | 935053次下載 | 免費
- 2protel99se軟件下載(可英文版轉中文版)
- 78.1 MB | 537791次下載 | 免費
- 3MATLAB 7.1 下載 (含軟件介紹)
- 未知 | 420026次下載 | 免費
- 4OrCAD10.5下載OrCAD10.5中文版軟件
- 0.00 MB | 234313次下載 | 免費
- 5Altium DXP2002下載入口
- 未知 | 233045次下載 | 免費
- 6電路仿真軟件multisim 10.0免費下載
- 340992 | 191183次下載 | 免費
- 7十天學會AVR單片機與C語言視頻教程 下載
- 158M | 183277次下載 | 免費
- 8proe5.0野火版下載(中文版免費下載)
- 未知 | 138039次下載 | 免費
評論
查看更多