資料介紹
Low-density parity-check (LDPC) codes [1] have been
recently shown to allow communications systems to perform
close to the channel capacity limit. High data rate systems
using these codes must use dedicated hardware for LDPC
decoders. However, this hardware can be quite complex,
requiring large silicon area, and are normally power-hungry
and throughput limited. In addition, an extra challenge is to
build an efficient hardware implementation that is also flexible
for variable code rates and block sizes.
To meet these challenges, there has recently been much
work done on the study of constructions of LDPC codes with
advantages in hardware implementation. Kou, Fossorier and
Lin [2] recognized that LDPC encoding can be simplified for
codes constructed on finite geometries. Yeo et. al. [3] used the
same construction with a modified decoding schedule to
significantly reduce the decoder complexity. Zhang and Parhi
[4] and Mansour and Shanbhag [5], [6] demonstrated that the
decoder can be simplified for regular codes based on
algebraically constructed Ramanujan graphs. Hocevar [7]
showed a flexible hardware implementation of a code based on
permutation matrices.
This paper studies LDPC codes and proposes a code
construction that produces codes with properties favoring
hardware implementation along with good BER performance
with low error floors. The structure of this proposed
construction can be exploited in several ways for different
architectures supporting various degrees of flexibility and
throughput. For fully-parallel, very high throughput decoders,
these codes can reduce the amount of routing, making this a
more feasible option for blocks sizes up to 1024 bits. In
addition, these codes allow partially-serial, flexible
architectures with increased efficiency and relatilvey high
throughputs.
recently shown to allow communications systems to perform
close to the channel capacity limit. High data rate systems
using these codes must use dedicated hardware for LDPC
decoders. However, this hardware can be quite complex,
requiring large silicon area, and are normally power-hungry
and throughput limited. In addition, an extra challenge is to
build an efficient hardware implementation that is also flexible
for variable code rates and block sizes.
To meet these challenges, there has recently been much
work done on the study of constructions of LDPC codes with
advantages in hardware implementation. Kou, Fossorier and
Lin [2] recognized that LDPC encoding can be simplified for
codes constructed on finite geometries. Yeo et. al. [3] used the
same construction with a modified decoding schedule to
significantly reduce the decoder complexity. Zhang and Parhi
[4] and Mansour and Shanbhag [5], [6] demonstrated that the
decoder can be simplified for regular codes based on
algebraically constructed Ramanujan graphs. Hocevar [7]
showed a flexible hardware implementation of a code based on
permutation matrices.
This paper studies LDPC codes and proposes a code
construction that produces codes with properties favoring
hardware implementation along with good BER performance
with low error floors. The structure of this proposed
construction can be exploited in several ways for different
architectures supporting various degrees of flexibility and
throughput. For fully-parallel, very high throughput decoders,
these codes can reduce the amount of routing, making this a
more feasible option for blocks sizes up to 1024 bits. In
addition, these codes allow partially-serial, flexible
architectures with increased efficiency and relatilvey high
throughputs.
下載該資料的人也在下載
下載該資料的人還在閱讀
更多 >
- STM32的UART奇偶校驗注意
- 單片機串口分析起始位停止位奇偶校驗位
- CRC校驗碼并行計算的FPGA實現 30次下載
- 使用FPGA實現800Mbps準循環LDPC碼譯碼器的詳細資料說明 9次下載
- 奇偶校驗是什么
- 如何使用壓縮傳感和LDPC碼進行圖像水印的算法研究分析 4次下載
- 一種確定性的結構化稀疏測量矩陣 0次下載
- 低密度奇偶校驗碼譯碼算法及其性能仿真研究 13次下載
- CRC校驗碼算法的研究與實現 0次下載
- 低密度校驗(LDPC)編碼調制研究 0次下載
- 集成SNR估計的LDPC碼譯碼器的設計與實現
- 基于素域構造的準循環低密度校驗碼
- 基于素域構造的準循環低密度校驗碼
- 累加交叉并行級聯單奇偶校驗碼的低復雜度譯碼算法
- 循環冗余校驗碼的單片機及CPLD 實現
- 淺析MCU通信、存儲常用的簡單校驗算法 388次閱讀
- 如何在IAR Embedded Workbench中配置生成對應代碼區域的CRC校驗碼 1261次閱讀
- 奇偶校驗器的設計方法和特點 2381次閱讀
- 單片機中常用的輕量級校驗算法 698次閱讀
- 增強FIFO模式下的奇偶校驗 861次閱讀
- 降低OFDM系統PAPR的LDPCSS?GA方法 2293次閱讀
- 標準SCI模式下的奇偶校驗 1469次閱讀
- 如何使用GreenPAK實現二進制奇偶校驗生成器和檢查器 3617次閱讀
- stm32 usart奇偶校驗如何配置 7194次閱讀
- stm32串口奇偶校驗 1w次閱讀
- UART寄存器的循環緩沖區實現以及中斷驅動的UART實現和硬件設置 4381次閱讀
- 基于Atmega128單片機和CRC校驗碼實現無線傳輸數據時的差錯校驗 3166次閱讀
- 通過利用FPGA器件和EP1s25F672I7芯片實現LDPC碼編碼器的設計 1603次閱讀
- 如何用SMART編寫CRC校驗算法程序 8963次閱讀
- 基于FPGA 的LDPC 碼編譯碼器聯合設計 4234次閱讀
下載排行
本周
- 1電子電路原理第七版PDF電子教材免費下載
- 0.00 MB | 1490次下載 | 免費
- 2單片機典型實例介紹
- 18.19 MB | 92次下載 | 1 積分
- 3S7-200PLC編程實例詳細資料
- 1.17 MB | 27次下載 | 1 積分
- 4筆記本電腦主板的元件識別和講解說明
- 4.28 MB | 18次下載 | 4 積分
- 5開關電源原理及各功能電路詳解
- 0.38 MB | 10次下載 | 免費
- 6基于AT89C2051/4051單片機編程器的實驗
- 0.11 MB | 4次下載 | 免費
- 7藍牙設備在嵌入式領域的廣泛應用
- 0.63 MB | 3次下載 | 免費
- 89天練會電子電路識圖
- 5.91 MB | 3次下載 | 免費
本月
- 1OrCAD10.5下載OrCAD10.5中文版軟件
- 0.00 MB | 234313次下載 | 免費
- 2PADS 9.0 2009最新版 -下載
- 0.00 MB | 66304次下載 | 免費
- 3protel99下載protel99軟件下載(中文版)
- 0.00 MB | 51209次下載 | 免費
- 4LabView 8.0 專業版下載 (3CD完整版)
- 0.00 MB | 51043次下載 | 免費
- 5555集成電路應用800例(新編版)
- 0.00 MB | 33562次下載 | 免費
- 6接口電路圖大全
- 未知 | 30320次下載 | 免費
- 7Multisim 10下載Multisim 10 中文版
- 0.00 MB | 28588次下載 | 免費
- 8開關電源設計實例指南
- 未知 | 21539次下載 | 免費
總榜
- 1matlab軟件下載入口
- 未知 | 935053次下載 | 免費
- 2protel99se軟件下載(可英文版轉中文版)
- 78.1 MB | 537791次下載 | 免費
- 3MATLAB 7.1 下載 (含軟件介紹)
- 未知 | 420026次下載 | 免費
- 4OrCAD10.5下載OrCAD10.5中文版軟件
- 0.00 MB | 234313次下載 | 免費
- 5Altium DXP2002下載入口
- 未知 | 233045次下載 | 免費
- 6電路仿真軟件multisim 10.0免費下載
- 340992 | 191183次下載 | 免費
- 7十天學會AVR單片機與C語言視頻教程 下載
- 158M | 183277次下載 | 免費
- 8proe5.0野火版下載(中文版免費下載)
- 未知 | 138039次下載 | 免費
評論
查看更多