資料介紹
The V6201 is a high-performance, technology independent,
synthesizable core that implements the PCI-X 1.0
Local Bus protocol for PCI-X initiator and target applications.
The core supports a wide variety of design implementations
and features an easy-to-use application
interface. The general use of the core in a system is
shown in Fig 1: V6201 Megacell in a Typical Application.
The V6201 Megacell supports transfer rates up to 1 GB
per second on a 64-bit, 133 MHz PCI-X bus and 528 MB
per second on a 64-bit, 66 MHz PCI-2.2 bus. This core is
partitioned into 4 major blocks PCIXbus_mux, Configuration
space, Target and Initiator as shown in Fig 2: V6201
Megacell I/O Diagram.
The PCIXbus_mux block multiplexes the initiator and target
address/data buses and control signals. It contains
four data paths in and out for both target and Initiator.
The four uni-directional paths are multiplexed inside the
core. All the data transfers are register-to-register. Since
there are only a few registers on each data path, loading
is reduced and false timing paths are eliminated.
The Configuration Space block holds type 0 configuration
space header in the first 64-bytes, next 64-bytes are
reserved for extended capabilities and remaining 128-
bytes are available for user application.
The Target and Initiator blocks provides a simplified, synchronous
target and initiator interface. The core is selectable
to operate in PCI2.2/PCI-X mode depending on the
reset conditions. The PCI bus width is configurable to 32
or 64 bit. The core automatically handles conversion of
32/64 bit regardless of the PCI bus width.
synthesizable core that implements the PCI-X 1.0
Local Bus protocol for PCI-X initiator and target applications.
The core supports a wide variety of design implementations
and features an easy-to-use application
interface. The general use of the core in a system is
shown in Fig 1: V6201 Megacell in a Typical Application.
The V6201 Megacell supports transfer rates up to 1 GB
per second on a 64-bit, 133 MHz PCI-X bus and 528 MB
per second on a 64-bit, 66 MHz PCI-2.2 bus. This core is
partitioned into 4 major blocks PCIXbus_mux, Configuration
space, Target and Initiator as shown in Fig 2: V6201
Megacell I/O Diagram.
The PCIXbus_mux block multiplexes the initiator and target
address/data buses and control signals. It contains
four data paths in and out for both target and Initiator.
The four uni-directional paths are multiplexed inside the
core. All the data transfers are register-to-register. Since
there are only a few registers on each data path, loading
is reduced and false timing paths are eliminated.
The Configuration Space block holds type 0 configuration
space header in the first 64-bytes, next 64-bytes are
reserved for extended capabilities and remaining 128-
bytes are available for user application.
The Target and Initiator blocks provides a simplified, synchronous
target and initiator interface. The core is selectable
to operate in PCI2.2/PCI-X mode depending on the
reset conditions. The PCI bus width is configurable to 32
or 64 bit. The core automatically handles conversion of
32/64 bit regardless of the PCI bus width.
下載該資料的人也在下載
下載該資料的人還在閱讀
更多 >
- CDCV304-EP 200-MHz通用時鐘緩沖器、符合外設(shè)組件互連擴展(PCI-X)標(biāo)準數(shù)據(jù)表
- LSISAS3801X PCI-X至3.0Gbit/s串行連接的SCSI(SAS)主機適配器安裝指南
- LSISAS3080X-R PCI-X到3.0 Gbit/s SAS主機總線適配器安裝
- LSISAS1068 PCI-X轉(zhuǎn)8端口3Gb/s SAS控制器
- PCI-X 3.0 Gbit-s串行連接SCSI(SAS)主機適配器
- Gowin PCI Target IP用戶指南
- 圖解PCI、PCI-x,PCI-E的區(qū)別資料下載
- Xilinx FPGA IO的PCI和GTL電平標(biāo)準 12次下載
- XAPP708 -133MHz PCI-X到128MB DDR小型DIMM存儲器橋 36次下載
- UG157 - LogiCORE IP Initiator,Target v3.1 for PCI 入門指南 0次下載
- PCI-X總線FPGA開發(fā)板資料說明 44次下載
- PCI6520 pdf datasheet
- PCI6540 pdf datasheet (64-bit;
- UG157 LogiCORE IP Initiator/Ta
- Altera PCI32 Nios Target
- 聊聊PCIe設(shè)備在系統(tǒng)如何發(fā)現(xiàn)與訪問? 4144次閱讀
- PCI Express接口標(biāo)準的特點及在FPGA中的應(yīng)用 2483次閱讀
- PCIe的技術(shù)原理詳細說明 3.6w次閱讀
- 新規(guī)劃PCI核查工具的使用方法和應(yīng)用事例 2834次閱讀
- 基于PCI Expres總線實現(xiàn)DMA控制邏輯的設(shè)計 3174次閱讀
- 詳解PCIe總線協(xié)議 2.9w次閱讀
- PCIe兩種中斷傳遞方式 9116次閱讀
- ISCSI網(wǎng)絡(luò)存儲的簡單介紹 2.8w次閱讀
- 關(guān)于PCI總線和PCI-X總線的簡要介紹 8229次閱讀
- 一個典型的PCI總線周期 6334次閱讀
- PCI和PCI-X總線簡介 1w次閱讀
- pd充電協(xié)議是什么_pd協(xié)議快充什么意思 80.5w次閱讀
- pci總線結(jié)構(gòu)及分類 1.7w次閱讀
- 基于PCI Core的鏈式DMA控制器設(shè)計 3015次閱讀
- 從PCI、PCI-X到PCI-Express之間的連接 3314次閱讀
下載排行
本周
- 1HFSS電磁仿真設(shè)計應(yīng)用詳解PDF電子教程免費下載
- 24.30 MB | 126次下載 | 1 積分
- 2H橋中的電流感測
- 545.39KB | 7次下載 | 免費
- 3雷達的基本分類方法
- 1.25 MB | 4次下載 | 4 積分
- 4I3C–下一代串行通信接口
- 608.47KB | 3次下載 | 免費
- 5電感技術(shù)講解
- 827.73 KB | 2次下載 | 免費
- 6從 MSP430? MCU 到 MSPM0 MCU 的遷移指南
- 1.17MB | 2次下載 | 免費
- 7有源低通濾波器設(shè)計應(yīng)用說明
- 1.12MB | 2次下載 | 免費
- 8RA-Eco-RA2E1-48PIN-V1.0開發(fā)板資料
- 35.59 MB | 2次下載 | 免費
本月
- 12024年工控與通信行業(yè)上游發(fā)展趨勢和熱點解讀
- 2.61 MB | 763次下載 | 免費
- 2HFSS電磁仿真設(shè)計應(yīng)用詳解PDF電子教程免費下載
- 24.30 MB | 126次下載 | 1 積分
- 3繼電保護原理
- 2.80 MB | 36次下載 | 免費
- 4正激、反激、推挽、全橋、半橋區(qū)別和特點
- 0.91 MB | 32次下載 | 1 積分
- 5labview實現(xiàn)DBC在界面加載配置
- 0.57 MB | 21次下載 | 5 積分
- 6在設(shè)計中使用MOSFET瞬態(tài)熱阻抗曲線
- 1.57MB | 15次下載 | 免費
- 7GBT 4706.1-2024家用和類似用途電器的安全第1部分:通用要求
- 7.43 MB | 13次下載 | 免費
- 8PADS-3D庫文件
- 2.70 MB | 10次下載 | 2 積分
總榜
- 1matlab軟件下載入口
- 未知 | 935113次下載 | 10 積分
- 2開源硬件-PMP21529.1-4 開關(guān)降壓/升壓雙向直流/直流轉(zhuǎn)換器 PCB layout 設(shè)計
- 1.48MB | 420061次下載 | 10 積分
- 3Altium DXP2002下載入口
- 未知 | 233084次下載 | 10 積分
- 4電路仿真軟件multisim 10.0免費下載
- 340992 | 191360次下載 | 10 積分
- 5十天學(xué)會AVR單片機與C語言視頻教程 下載
- 158M | 183329次下載 | 10 積分
- 6labview8.5下載
- 未知 | 81578次下載 | 10 積分
- 7Keil工具MDK-Arm免費下載
- 0.02 MB | 73804次下載 | 10 積分
- 8LabVIEW 8.6下載
- 未知 | 65985次下載 | 10 積分
評論
查看更多