資料介紹
These synchronous, presettable counters feature an internal
carry look-ahead for application in high-speed counting
designs. The 161 and 163 are 4-bit binary counters. The
carry output is decoded by means of a NOR gate, thus preventing
spikes during the normal counting mode of operation.
Synchronous operation is provided by having all flipflops
clocked simultaneously so that the outputs change coincident
with each other when so instructed by the countenable
inputs and internal gating. This mode of operation
eliminates the output counting spikes which are normally
associated with asynchronous (ripple clock) counters. A
buffered clock input triggers the four flip-flops on the rising
(positive-going) edge of the clock input waveform.
These counters are fully programmable; that is, the outputs
may be preset to either level. As presetting is synchronous,
setting up a low level at the load input disables the counter
and causes the outputs to agree with the setup data after
the next clock pulse, regardless of the levels of the enable
input. The clear function for the 161 is asynchronous; and a
low level at the clear input sets all four of the flip-flop outputs
low, regardless of the levels of clock, load, or enable
inputs. The clear function for the 163 is synchronous; and a
low level at the clear input sets all four of the flip-flop outputs
low after the next clock pulse, regardless of the levels
of the enable inputs. This synchronous clear allows the
count length to be modified easily, as decoding the maximum
count desired can be accomplished with one
external NAND gate. The gate output is connected to the
clear input to synchronously clear the counter to all low outputs.
Low-to-high transitions at the clear input of the 163 are
also permissible, regardless of the logic levels on the clock,
enable, or load inputs.
The carry look-ahead circuitry provides for cascading counters
for n-bit synchronous applications without additional
gating. Instrumental in accomplishing this function are two
count-enable inputs and a ripple carry output. Both countenable
inputs (P and T) must be high to count, and input T is
fed forward to enable the ripple carry output. The ripple carry
output thus enabled will produce a high-level output pulse
with a duration approximately equal to the high-level portion
of the QA output. This high-level overflow ripple carry pulse
can be used to enable successive cascaded stages. Highto-
low-level transitions at the enable P or T inputs of the 161
through 163 may occur, regardless of the logic level on the
clock.
carry look-ahead for application in high-speed counting
designs. The 161 and 163 are 4-bit binary counters. The
carry output is decoded by means of a NOR gate, thus preventing
spikes during the normal counting mode of operation.
Synchronous operation is provided by having all flipflops
clocked simultaneously so that the outputs change coincident
with each other when so instructed by the countenable
inputs and internal gating. This mode of operation
eliminates the output counting spikes which are normally
associated with asynchronous (ripple clock) counters. A
buffered clock input triggers the four flip-flops on the rising
(positive-going) edge of the clock input waveform.
These counters are fully programmable; that is, the outputs
may be preset to either level. As presetting is synchronous,
setting up a low level at the load input disables the counter
and causes the outputs to agree with the setup data after
the next clock pulse, regardless of the levels of the enable
input. The clear function for the 161 is asynchronous; and a
low level at the clear input sets all four of the flip-flop outputs
low, regardless of the levels of clock, load, or enable
inputs. The clear function for the 163 is synchronous; and a
low level at the clear input sets all four of the flip-flop outputs
low after the next clock pulse, regardless of the levels
of the enable inputs. This synchronous clear allows the
count length to be modified easily, as decoding the maximum
count desired can be accomplished with one
external NAND gate. The gate output is connected to the
clear input to synchronously clear the counter to all low outputs.
Low-to-high transitions at the clear input of the 163 are
also permissible, regardless of the logic levels on the clock,
enable, or load inputs.
The carry look-ahead circuitry provides for cascading counters
for n-bit synchronous applications without additional
gating. Instrumental in accomplishing this function are two
count-enable inputs and a ripple carry output. Both countenable
inputs (P and T) must be high to count, and input T is
fed forward to enable the ripple carry output. The ripple carry
output thus enabled will produce a high-level output pulse
with a duration approximately equal to the high-level portion
of the QA output. This high-level overflow ripple carry pulse
can be used to enable successive cascaded stages. Highto-
low-level transitions at the enable P or T inputs of the 161
through 163 may occur, regardless of the logic level on the
clock.
下載該資料的人也在下載
下載該資料的人還在閱讀
更多 >
- 同步4位二進(jìn)制計數(shù)器數(shù)據(jù)表
- 同步4位上/下二進(jìn)制計數(shù)器數(shù)據(jù)表
- 具有雙時鐘和清除功能的同步4位上/下二進(jìn)制計數(shù)器數(shù)據(jù)表
- 同步4位上/下二進(jìn)制計數(shù)器數(shù)據(jù)表
- 同步4位十進(jìn)制和二進(jìn)制計數(shù)器數(shù)據(jù)表
- 8位同步二進(jìn)制遞減計數(shù)器-74HC40103
- 可預(yù)置同步4位二進(jìn)制計數(shù)器;同步復(fù)位-74HC_HCT163
- 雙4位同步二進(jìn)制計數(shù)器-74HC_HCT4520
- 雙4位同步二進(jìn)制計數(shù)器-74HC_HCT4520_Q100
- 可預(yù)置同步4位二進(jìn)制計數(shù)器;異步復(fù)位-74HC161
- 可預(yù)置同步4位二進(jìn)制計數(shù)器;同步復(fù)位-74LVC163
- 可預(yù)置同步4位二進(jìn)制向上/向下計數(shù)器-74HC_HCT193
- 可預(yù)置同步4位二進(jìn)制計數(shù)器;異步復(fù)位-74LVC161
- 3位二進(jìn)制計數(shù)器 1次下載
- TTL二進(jìn)制同步可逆計數(shù)器
- 二進(jìn)制處理中的一些技巧 337次閱讀
- 構(gòu)建一個4位二進(jìn)制計數(shù)器 4196次閱讀
- 數(shù)字二進(jìn)制計數(shù)器的設(shè)計和實現(xiàn) 1656次閱讀
- 減法計數(shù)器的結(jié)構(gòu)原理 1.7w次閱讀
- 二進(jìn)制解碼器到底是什么 6076次閱讀
- 74ls163應(yīng)用電路圖大全(N進(jìn)制計數(shù)器\分頻電路\時鐘脈沖) 6.9w次閱讀
- 74ls163實現(xiàn)任意進(jìn)制計數(shù)器 8.7w次閱讀
- 74ls160和74ls161區(qū)別 12.1w次閱讀
- 函數(shù)轉(zhuǎn)換BCD編碼二進(jìn)制數(shù)為整型數(shù) 6401次閱讀
- 格雷碼與二進(jìn)制的轉(zhuǎn)換 1.7w次閱讀
- 二進(jìn)制數(shù)據(jù)壓縮算法 1.9w次閱讀
- 74ls160構(gòu)成24進(jìn)制計數(shù)器 16.3w次閱讀
- 74LS161集成計數(shù)器電路(2、3、4、6、8、10、60進(jìn)制計數(shù)器) 41.8w次閱讀
- 74ls161制作24進(jìn)制計數(shù)器設(shè)計 12.1w次閱讀
- 74ls161構(gòu)成12進(jìn)制計數(shù)器設(shè)計 11.7w次閱讀
下載排行
本周
- 1電子電路原理第七版PDF電子教材免費下載
- 0.00 MB | 1490次下載 | 免費
- 2單片機典型實例介紹
- 18.19 MB | 92次下載 | 1 積分
- 3S7-200PLC編程實例詳細(xì)資料
- 1.17 MB | 27次下載 | 1 積分
- 4筆記本電腦主板的元件識別和講解說明
- 4.28 MB | 18次下載 | 4 積分
- 5開關(guān)電源原理及各功能電路詳解
- 0.38 MB | 10次下載 | 免費
- 6基于AT89C2051/4051單片機編程器的實驗
- 0.11 MB | 4次下載 | 免費
- 7藍(lán)牙設(shè)備在嵌入式領(lǐng)域的廣泛應(yīng)用
- 0.63 MB | 3次下載 | 免費
- 89天練會電子電路識圖
- 5.91 MB | 3次下載 | 免費
本月
- 1OrCAD10.5下載OrCAD10.5中文版軟件
- 0.00 MB | 234313次下載 | 免費
- 2PADS 9.0 2009最新版 -下載
- 0.00 MB | 66304次下載 | 免費
- 3protel99下載protel99軟件下載(中文版)
- 0.00 MB | 51209次下載 | 免費
- 4LabView 8.0 專業(yè)版下載 (3CD完整版)
- 0.00 MB | 51043次下載 | 免費
- 5555集成電路應(yīng)用800例(新編版)
- 0.00 MB | 33562次下載 | 免費
- 6接口電路圖大全
- 未知 | 30320次下載 | 免費
- 7Multisim 10下載Multisim 10 中文版
- 0.00 MB | 28588次下載 | 免費
- 8開關(guān)電源設(shè)計實例指南
- 未知 | 21539次下載 | 免費
總榜
- 1matlab軟件下載入口
- 未知 | 935053次下載 | 免費
- 2protel99se軟件下載(可英文版轉(zhuǎn)中文版)
- 78.1 MB | 537791次下載 | 免費
- 3MATLAB 7.1 下載 (含軟件介紹)
- 未知 | 420026次下載 | 免費
- 4OrCAD10.5下載OrCAD10.5中文版軟件
- 0.00 MB | 234313次下載 | 免費
- 5Altium DXP2002下載入口
- 未知 | 233045次下載 | 免費
- 6電路仿真軟件multisim 10.0免費下載
- 340992 | 191183次下載 | 免費
- 7十天學(xué)會AVR單片機與C語言視頻教程 下載
- 158M | 183277次下載 | 免費
- 8proe5.0野火版下載(中文版免費下載)
- 未知 | 138039次下載 | 免費
評論
查看更多