色哟哟视频在线观看-色哟哟视频在线-色哟哟欧美15最新在线-色哟哟免费在线观看-国产l精品国产亚洲区在线观看-国产l精品国产亚洲区久久

電子發(fā)燒友App

硬聲App

0
  • 聊天消息
  • 系統(tǒng)消息
  • 評論與回復(fù)
登錄后你可以
  • 下載海量資料
  • 學(xué)習(xí)在線課程
  • 觀看技術(shù)視頻
  • 寫文章/發(fā)帖/加入社區(qū)
會員中心
創(chuàng)作中心

完善資料讓更多小伙伴認(rèn)識你,還能領(lǐng)取20積分哦,立即完善>

3天內(nèi)不再提示
創(chuàng)作
電子發(fā)燒友網(wǎng)>電子資料下載>類型>參考設(shè)計(jì)>ADF4153 FMC-SDP轉(zhuǎn)接器和評估板/Xilinx KC705參考設(shè)計(jì)(Wiki Link)

ADF4153 FMC-SDP轉(zhuǎn)接器和評估板/Xilinx KC705參考設(shè)計(jì)(Wiki Link)

2021-04-20 | pdf | 273.14KB | 次下載 | 2積分

資料介紹

This version (09 Jan 2021 00:54) was approved by Robin Getz.The Previously approved version (03 Jan 2021 22:12) is available.Diff

ADF4153 FMC-SDP Interposer & Evaluation Board / Xilinx KC705 Reference Design

Supported Devices

Evaluation Boards

Overview

This document presents the steps to setup an environment for using the EVAL-ADF4153SD1Z evaluation board together with the Xilinx KC705 FPGA board and the Xilinx Embedded Development Kit (EDK). Below is presented a picture of the EVAL-ADF4153SD1Z Evaluation Board with the Xilinx KC705 board.

img_adf4156.jpg

For component evaluation and performance purposes, as opposed to quick prototyping, the user is directed to Analog Devices System Demonstration Platform (SDP). The SDP consists of a:

The EVAL-SDP-CS1Z controller board is Serial Interfaces Only, low cost, reduced functionality controller board. It has a USB to Serial Engine at its core. It connects to the PC through a USB 2.0 high speed port. The SDP-S has a single 120 pin connector and exposes SPI, I2C and GPIO interfaces to connected SDP daughter boards.

The EVAL-ADF4153SD1Z is designed to allow the user to evaluate the performance of the ADF4153 frequency synthesizer for phase-locked loops (PLLs). Figure 1 shows the board, which contains the ADF4153 synthesizer, an SMA connector for the reference input, power supplies, and an RF output. There is also a footprint for a loop filter and a VCO on board.

The ADF4153 is a 6.2 GHz fractional-N frequency synthesizer that implements local oscillators in the upconversion and down-conversion sections of wireless receivers and transmitters. It consists of a low noise digital phase frequency detector (PFD), a precision charge pump, and a programmable reference divider. There is a Σ-Δ based fractional interpolator to allow programmable fractional-N division. The INT, FRAC, and MOD registers define an overall N divider (N = (INT + (FRAC/MOD))). The RF output phase is programmable for applications that require a particular phase relationship between the output and the reference. The ADF4153 also features cycle slip reduction circuitry, leading to faster lock times without the need for modifications to the loop filter.

More information

Getting Started

The first objective is to ensure that you have all of the items needed and to install the software tools so that you are ready to create and run the evaluation project.

Required Hardware

Required Software

  • Xilinx ISE 14.6.
  • UART Terminal (Termite/Tera Term/Hyperterminal), baud rate 115200.
  • The EVAL-ADF4153 reference project for Xilinx KC705 FPGA.

Downloads

Run the Demonstration Project

Hardware setup


Before connecting the ADI evaluation board to the Xilinx KC705 make sure that the VADJ_FPGA voltage of the KC705 is set to 3.3V. For more details on how to change the setting for VADJ_FPGA visit the Xilinx KC705 product page.

  • Use the FMC-SDP interposer to connect the ADI evaluation board to the Xilinx KC705 board on the FMC LPC connector.
  • Connect the JTAG and UART cables to the KC705 and power up the FPGA board.

Reference Project Overview

The following commands were implemented in this version of EVAL-ADF4153 reference project for Xilinx KC705 FPGA board.

Command Description
help? Displays all available commands.
register= Sets the value of the desired register on 24 bits. Accepted values:
register:
0 .. 3 - the selected register.
desired value of the register.
register? Displays the value of the desired register. Accepted values:
0 .. 3 - the selected register.
frequency= Sets the desired output frequency in MHz. Accepted values:
500 … 4000 - desired output frequency in MHz.
frequency? Displays the output frequency in MHz.
channelspacing? Print the actual value of the channel spacing.

Commands can be executed using a serial terminal connected to the UART peripheral of Xilinx KC705 FPGA.

The following image shows a generic list of commands in a serial terminal connected to Xilinx KC705 FPGA's UART peripheral. terminal_kc705.jpg

Software Project Setup

The hardware platform for each reference projects with FMC-SDP interposer and KC705 evaluation board is common. The next steps should be followed to recreate the software project of the reference design:

Github Repository

  • From this entire repository you will use cf_sdp_kc705 folder. This is common for all KC705 projects.

EDK KC705 project

  • Open the Xilinx SDK. When the SDK starts, it asks you to provide a folder where to store the workspace. Any folder can be provided. Make sure that the path where it is located does not contain any spaces.
  • In the SDK select the File→Import menu option to import the software projects into the workspace.

Import Projects

  • In the Import window select the General→Existing Projects into Workspace option.

Existing Projects Import

  • In the Import Projects window select the cf_sdp_kc705 folder as root directory and check the Copy projects into workspace option. After the root directory is chosen the projects that reside in that directory will appear in the Projects list. Press Finish to finalize the import process.

Projects Import

  • The Project Explorer window now shows the projects that exist in the workspace without software files.

Project Explorer

  • Now the software must be added in your project. For downloading the software, you must use 3 links from Github given in Downloads section. From there you'll download the specific driver, the specific commands and the Xilinx Boards Common Drivers(which are commons for all Xilinx boards). All the software files downloaded must be copied in src folder from sw folder.

Project complete

  • Before compilation in the file called Communication.h you have to uncomment the name of the device that you currently use. In the picture below there is an example of this, which works only with AD5629R project. For another device, uncomment only the respective name. You can have one driver working on multiple devices, so the drivers's name and the uncommented name may not be the same for every project.

Communication.h

  • The SDK should automatically build the project and the Console window will display the result of the build. If the build is not done automatically, select the Project→Build Automatically menu option.
  • If the project was built without any errors, you can program the FPGA and run the software application.
13 Aug 2013 09:22 · Lucian Sin

More information

28 May 2012 15:18
下載該資料的人也在下載 下載該資料的人還在閱讀
更多 >

評論

查看更多

下載排行

本周

  1. 1HFSS電磁仿真設(shè)計(jì)應(yīng)用詳解PDF電子教程免費(fèi)下載
  2. 24.30 MB   |  128次下載  |  1 積分
  3. 2雷達(dá)的基本分類方法
  4. 1.25 MB   |  4次下載  |  4 積分
  5. 3電感技術(shù)講解
  6. 827.73 KB  |  2次下載  |  免費(fèi)
  7. 4從 MSP430? MCU 到 MSPM0 MCU 的遷移指南
  8. 1.17MB   |  2次下載  |  免費(fèi)
  9. 5有源低通濾波器設(shè)計(jì)應(yīng)用說明
  10. 1.12MB   |  2次下載  |  免費(fèi)
  11. 6RA-Eco-RA2E1-48PIN-V1.0開發(fā)板資料
  12. 35.59 MB  |  2次下載  |  免費(fèi)
  13. 7面向熱插拔應(yīng)用的 I2C 解決方案
  14. 685.57KB   |  1次下載  |  免費(fèi)
  15. 8愛普生有源晶體振蕩器SG3225EEN應(yīng)用于儲能NPC、新能源
  16. 317.46 KB  |  1次下載  |  免費(fèi)

本月

  1. 12024年工控與通信行業(yè)上游發(fā)展趨勢和熱點(diǎn)解讀
  2. 2.61 MB   |  763次下載  |  免費(fèi)
  3. 2HFSS電磁仿真設(shè)計(jì)應(yīng)用詳解PDF電子教程免費(fèi)下載
  4. 24.30 MB   |  128次下載  |  1 積分
  5. 3繼電保護(hù)原理
  6. 2.80 MB   |  36次下載  |  免費(fèi)
  7. 4正激、反激、推挽、全橋、半橋區(qū)別和特點(diǎn)
  8. 0.91 MB   |  32次下載  |  1 積分
  9. 5labview實(shí)現(xiàn)DBC在界面加載配置
  10. 0.57 MB   |  21次下載  |  5 積分
  11. 6在設(shè)計(jì)中使用MOSFET瞬態(tài)熱阻抗曲線
  12. 1.57MB   |  15次下載  |  免費(fèi)
  13. 7GBT 4706.1-2024家用和類似用途電器的安全第1部分:通用要求
  14. 7.43 MB   |  14次下載  |  免費(fèi)
  15. 8AD18學(xué)習(xí)筆記
  16. 14.47 MB   |  8次下載  |  2 積分

總榜

  1. 1matlab軟件下載入口
  2. 未知  |  935113次下載  |  10 積分
  3. 2開源硬件-PMP21529.1-4 開關(guān)降壓/升壓雙向直流/直流轉(zhuǎn)換器 PCB layout 設(shè)計(jì)
  4. 1.48MB  |  420061次下載  |  10 積分
  5. 3Altium DXP2002下載入口
  6. 未知  |  233084次下載  |  10 積分
  7. 4電路仿真軟件multisim 10.0免費(fèi)下載
  8. 340992  |  191360次下載  |  10 積分
  9. 5十天學(xué)會AVR單片機(jī)與C語言視頻教程 下載
  10. 158M  |  183329次下載  |  10 積分
  11. 6labview8.5下載
  12. 未知  |  81578次下載  |  10 積分
  13. 7Keil工具M(jìn)DK-Arm免費(fèi)下載
  14. 0.02 MB  |  73804次下載  |  10 積分
  15. 8LabVIEW 8.6下載
  16. 未知  |  65985次下載  |  10 積分
主站蜘蛛池模板: 人妻体内射精一区二区| 国产成人亚洲综合无| 国产在线观看免费观看不卡| 欧美黑大炮18p| 最近免费中文字幕完整版HD| 午夜国产福利| 超碰97av 在线人人操| 免费果冻传媒在线完整观看| 中俄两军在日本海等上空战略巡航| 国产亚洲美女精品久久久2020| 天天摸夜添狠狠添高| WWW国产精品内射熟女| 美女脱内衣裸身尿口露出来 | 国产成人久久精品激情| 日韩一区二区三区精品| 野花韩国高清完整版在线| 国产AV亚洲国产AV麻豆| 久久99精品国产免费观看| 日本视频久久| 欧美日韩免费播放一区二区| 超碰在线视频97| 先锋资源av| 狼好色有你好看| 成人免费毛片观看| 亚洲精品天堂在线观看| 久久婷婷色香五月综合激情| x69老师x日本| 性感尼姑风流寺| 美女撒尿无遮挡免费中国| 国产 浪潮AV性色四虎| 亚洲欧美视频在线| 欧美一级久久久久久久久大| 24小时日本在线观看片| 欧美一区二区高清| 国产在线观看www| 99久久综合精品免费| 男女作爱在线播放免费网页版观看| 高H高肉强J短篇校园| 一品道门在线观看免费视频| 日韩成人性视频| 久久视频精品38线视频在线观看|